DocumentCode :
3567359
Title :
Low power design of signal processing systems using characterization of silicon IP cores
Author :
Keane, G. ; Spanier, J.R. ; Woods, R.
Author_Institution :
Sch. of Electr. & Electron. Eng., Queen´´s Univ., Belfast, UK
Volume :
1
fYear :
1999
Firstpage :
767
Abstract :
Systems will rely increasingly on the effective and efficient use of pre-designed intellectual property (IP) cores. Power consumption, unlike speed and area, is much more difficult to predict at a higher level due to its reliance an the circuit level layout. This paper presents a characterization of multiplier blocks for an IP design flow. The paper shows how the blocks vary with respect to operating speed, wordlength and target application. It is shown using the design of a two dimensional discrete cosine transform (DCT), how IP component selection effects circuit power consumption.
Keywords :
digital signal processing chips; discrete cosine transforms; elemental semiconductors; industrial property; integrated circuit design; monolithic integrated circuits; multiplying circuits; silicon; 2D DCT; 2D discrete cosine transform; DSP systems; IP component selection; IP design flow; Si; circuit level layout; circuit power consumption; intellectual property cores; low power design; multiplier blocks; operating speed; signal processing systems; silicon IP cores; wordlength; Capacitance; Energy consumption; Integrated circuit interconnections; Intellectual property; Power system interconnection; Process design; Signal design; Signal processing; Silicon on insulator technology; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems, and Computers, 1999. Conference Record of the Thirty-Third Asilomar Conference on
ISSN :
1058-6393
Print_ISBN :
0-7803-5700-0
Type :
conf
DOI :
10.1109/ACSSC.1999.832432
Filename :
832432
Link To Document :
بازگشت