Title :
Digital hardware optimization for 1.5-GHz high-speed DDFS
Author :
Asok, Keerthi S. ; Sahoo, Karuna P.
Author_Institution :
Amrita Vishwa Vidyapeetham Univ., Coimbatore, India
Abstract :
This paper describes the design optimization and analysis of the digital hardware of a high-speed direct digital frequency synthesizer (DDFS) implemented using the NanGate 45nm Open Cell library. The digital blocks of the DDFS generate 13-bit accurate sinusoidal waveform in the frequency range of 0-500 MHz. The DDFS uses a 1.5 GHz input clock, a ROM-less phase to amplitude converter (PAC) based on the CORDIC algorithm, and has a frequency tuning resolution of 1 mHz. Fixed-point simulations and analysis were performed to obtain the finite hardware bit-widths to meet the desired Signal-to-Noise-Ratio (SNR) and Spurious-Free Dynamic Range (SFDR) performance. Multiple quantization schemes were compared and the optimum scheme, which meets the hardware timing constraints and the desired system performance, is selected for the final hardware implementation.
Keywords :
circuit optimisation; direct digital synthesis; CORDIC algorithm; NanGate open cell library; ROM-less phase-amplitude converter; digital hardware optimization; direct digital frequency synthesizer; finite hardware bitwidth; fixed point simulations; frequency tuning; high speed DDFS; signal-to-noise-ratio; sinusoidal waveform; size 45 nm; spurious-free dynamic range; Computer architecture; Frequency synthesizers; Hardware; Quantization (signal); Signal to noise ratio; System performance; Tuning;
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2014 21st IEEE International Conference on
DOI :
10.1109/ICECS.2014.7050093