DocumentCode :
3569463
Title :
Area efficient architecture for the embedded block coding in JPEG 2000
Author :
Fang, Hung-Chi ; Chang, Yu-Wei ; Chen, Liang-Gee
Author_Institution :
Graduate Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
2
fYear :
2004
Abstract :
An area efficient architecture for the embedded block coding is presented in this paper. A new algorithm is proposed to compute the state variables on-the-fly. Thus, the memory for the state variables are eliminated, which occupies more than 60% area in a conventional embedded block coding architecture. The area of the proposed architecture is only 1/6 of conventional architectures while the throughput is the same as others. The proposed architecture has the highest performance comparing with other existing architectures according to the experimental results.
Keywords :
block codes; embedded systems; image coding; JPEG 2000; area efficient architecture; embedded block coding; state variable computation; Block codes; Computer architecture; Costs; Design engineering; Digital signal processing; Discrete cosine transforms; Discrete wavelet transforms; Image storage; Throughput; Transcoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
Type :
conf
DOI :
10.1109/MWSCAS.2004.1354193
Filename :
1354193
Link To Document :
بازگشت