DocumentCode :
3569479
Title :
Enhancing Transition Fault Model for Delay Defect Diagnosis
Author :
Cheng, Wu-Tung ; Benware, Brady ; Guo, Ruifeng ; Tsai, Kun-Han ; Kobayashi, Takeo ; Maruo, Kazuyuki ; Nakao, Michinobu ; Fukui, Yoshiaki ; Otake, Hideyuki
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR
fYear :
2008
Firstpage :
179
Lastpage :
184
Abstract :
With nanometer processes, at-speed testing is required to filter out failing chips with delay defects to ensure high product quality. Locating delay defects is important not only for improving yield but also providing important information to enhance at-speed test methods to meet quality goals. In this paper, a method that leverages successful static defect diagnosis method to diagnose delay defects is presented. To avoid missing any defect suspects, transition fault model is used with special considerations of self masking, glitch detection and passing bit mismatch. The effectiveness of this approach is demonstrated with simulation experiments as well as two case studies on failing chips from Renesas Technology´s 130nm process.
Keywords :
fault simulation; integrated circuit reliability; integrated circuit testing; logic testing; delay defect diagnosis; glitch detection; passing bit mismatch; reliability; self masking; static defect diagnosis; transition fault model; Circuit faults; Circuit simulation; Delay; Failure analysis; Fault diagnosis; Graphics; Isolation technology; Testing; Timing; Voltage; delay defect; diagnosis; failure analysis; transition fault;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3396-4
Type :
conf
DOI :
10.1109/ATS.2008.44
Filename :
4711579
Link To Document :
بازگشت