DocumentCode :
3569534
Title :
Netlist partitioning for FPGA-based run-time reconfiguration
Author :
Dueck, S. ; Kinsner, W.
Author_Institution :
Dept. of Electr. & Comput. Eng., Manitoba Univ., Winnipeg, Man., Canada
Volume :
2
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
584
Abstract :
This paper demonstrates the feasibility of using automated netlist partitioning to improve the performance of a single FPGA run-time reconfigurable system. Run-time reconfiguration (RTR), an important model for computing, can outperform other computing solutions for some applications and exhibit high architectural flexibility. The performance of RTR is heavily influenced by circuit partitioning. While partitioning procedures to enhance RTR have been previously explored, their nature remains poorly understood. A partitioning system has, therefore, been designed and implemented in software to interface functional circuits to an industry standard graph partitioning heuristic and to study its performance. Experimental results demonstrate that a 103 gate, low-power DCT implementation with 105 nets may be bipartitioned with an interpartition bandwidth of 3 nets.
Keywords :
circuit layout CAD; field programmable gate arrays; logic CAD; logic partitioning; FPGA; automated netlist partitioning; circuit partitioning; design automation; netlist partitioning; partitioning system; reconfigurable system; run-time reconfiguration; Application specific integrated circuits; Computer applications; Data compression; Discrete cosine transforms; Field programmable gate arrays; Flexible printed circuits; High performance computing; Laboratories; Logic programming; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2002. IEEE CCECE 2002. Canadian Conference on
ISSN :
0840-7789
Print_ISBN :
0-7803-7514-9
Type :
conf
DOI :
10.1109/CCECE.2002.1013007
Filename :
1013007
Link To Document :
بازگشت