Title :
RAM tests for safety-related architectures: A first approach
Author :
Schreiber, Michael ; Delic, Emil ; Hayek, Ali ; Borcsok, Josef
Author_Institution :
Inst. for Comput. Archit. & Syst. Program., Univ. of Kassel, Kassel, Germany
Abstract :
Since the advent of traditional random access memory (RAM) tests, such as Checkerboard, more sophisticated tests and fault models have evolved, taking the characteristics of memories into account. Thus, given a specific type of memory, it would be straightforward to determine suitable state-of-the-art tests. However, the question our research focuses on is: “Which RAM tests do not need to be performed due to the safety architecture?” Even high-performance tests do require execution time. In the range of safety-related systems, diagnostics may consume most of the central processing unit (CPU) time, depending on the architecture. Therefore, this paper depicts how architectural characteristics can be taken into account to reasonably simplify specific RAM tests. This paper introduces our research on RAM tests in the range of safety-related systems. Therefore, key topics are introduced, first: comprehensively and starting from scratch, thus enabling anyone to follow our research. Second, an example is shown on how detecting stuck-at faults of address and data words, as demanded by IEC 61508 Ed.2.0, can be simplified by taking advantage of a 1oo2D safety architecture.
Keywords :
circuit testing; random-access storage; safety; 1oo2D safety architecture; IEC 61508 architecture; RAM tests; Safety-Related Architectures; address words; data words; stuck-at faults; Circuit faults; Computer architecture; IEC standards; Random access memory; Safety; System-on-chip; Diagnostics; Functional Safety; RAM; Tests;
Conference_Titel :
Fundamentals of Electrical Engineering (ISFEE), 2014 International Symposium on
Print_ISBN :
978-1-4799-6820-6
DOI :
10.1109/ISFEE.2014.7050580