Title :
Rectilinear floorplanning of FPGAs using Kohonen map
Author :
Zamani, Morteza Saheb ; Soleimani, Masoud
Author_Institution :
Dept. of Comput. Sci. & Eng., Amirkabir Univ. of Technol., Tehran, Iran
Abstract :
In this paper, we present an algorithm for the floorplanning of FPGs (field-programmable gate arrays). The algorithm uses Kohonen self-organizing map to floorplan regular structures with soft modules. An abstract specification of the design is converted to a set of appropriate input vectors, which are fed to the network. At the end of the process, the map shows a two-dimensional plane of the design in which the modules with high connectivity are placed adjacent to each other, hence minimizing total connection length in the design. Unlike conventional floorplanning algorithms, which are limited to rectangular shapes, our approach can produce rectilinear modules. Using Kohonen map enables the algorithm to do 3-dimensional floorplanning.
Keywords :
circuit layout CAD; circuit optimisation; field programmable gate arrays; integrated circuit layout; self-organising feature maps; 3D floorplanning; FPGA; Kohonen map; Kohonen self-organizing map; abstract specification; field-programmable gate arrays; rectilinear floorplanning; regular structures; soft modules; total connection length minimization; Computer science; Euclidean distance; Field programmable gate arrays; Integrated circuit interconnections; Logic design; Neural networks; Neurons; Process design; Programmable logic arrays; Shape;
Conference_Titel :
Neural Networks, 2003. Proceedings of the International Joint Conference on
Print_ISBN :
0-7803-7898-9
DOI :
10.1109/IJCNN.2003.1223856