DocumentCode :
3574318
Title :
Design of delay buffer using shift registers for asynchronous data sampling
Author :
Kumar, V. M. Senthil ; Saravanan, S. ; Sunny, Chinju M.
Author_Institution :
Dept. of ECE, VCEW, Thiruchengode, India
fYear :
2014
Firstpage :
1748
Lastpage :
1752
Abstract :
Due to the storage elements and the clock distribution in synchronous design there is a large power consumption of the integrated circuit (IC). Energy efficiency from the clock elements plays a critical role in low-power circuit design. The double edge-triggered flip-flops (DETFFs) are used to increase the efficiency, which uses half the frequency and can maintain the same throughput as single edge-triggered flip-flops. The technique used to reduce the dynamic power of idle modules or idle cycles is clock gating. Clock gating can be used along with DETFFs to further reduce dynamic power consumption introduces an asynchronous data sampling. A solution has been provided to avoid the asynchronous sampling problem in clock-gated DETFFs. The proposed work is the delay buffer implemented by shift registers can be used as an application for asynchronous data sampling.
Keywords :
buffer storage; clock distribution networks; flip-flops; logic design; low-power electronics; shift registers; DETFF; asynchronous data sampling; clock distribution; clock gating; delay buffer design; double edge-triggered flip-flops; integrated circuit; low-power circuit design; shift registers; single edge-triggered flip-flops; storage elements; synchronous design; Clocks; Delays; Flip-flops; Latches; Logic gates; Power demand; Synchronization; Asynchronous sampling; DETFF; clock-gating; delay buffer; low-power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit, Power and Computing Technologies (ICCPCT), 2014 International Conference on
Print_ISBN :
978-1-4799-2395-3
Type :
conf
DOI :
10.1109/ICCPCT.2014.7054870
Filename :
7054870
Link To Document :
بازگشت