Title :
Decomposition-based synthesis and its application in PAL-oriented technology mapping
Author_Institution :
Inst. of Electron., Silesian Univ. of Technol., Gliwice, Poland
Abstract :
Most CPLD architectures include PAL based logic blocks containing a limited number of terms connected to the individual output macrocell. These blocks often contain three-state output buffers. Appropriate partition of whole devices into suitable logic block is one of the basic problems of the synthesis process. A method for logic synthesis based on decomposition for a PAL based logic block with three-state output buffers is presented. Decomposition is the main element and first step of the synthesis process. Fundamental to PAL oriented decomposition is the Curtis theory. The constrained decomposition algorithm is based on a proposed PAL oriented graph colouring. Additionally, the method of two-level logic synthesis, which makes use of three-state output buffers, is used for implemented free and bound logic blocks. Experimental results are compared to previously published methods and firmware tools are given to show the efficiency of this approach
Keywords :
firmware; graph colouring; logic CAD; programmable logic arrays; CPLD architectures; Curtis theory; PAL based logic blocks; PAL oriented decomposition; PAL oriented graph colouring; PAL-oriented technology mapping; constrained decomposition algorithm; decomposition based synthesis; firmware tools; individual output macrocell; logic synthesis; programmable array logic; synthesis process; three-state output buffers; two-level logic synthesis; Boolean functions; Circuit synthesis; Digital circuits; Lattices; Logic arrays; Logic circuits; Logic devices; Logic functions; Macrocell networks; Microprogramming;
Conference_Titel :
Euromicro Conference, 2000. Proceedings of the 26th
Conference_Location :
Maastricht
Print_ISBN :
0-7695-0780-8
DOI :
10.1109/EURMIC.2000.874626