DocumentCode :
3577841
Title :
Charge trap length dependence and transconductance characteristics of a 2T SONOS cell
Author :
Tae-Ho Lee ; Young-Jun Kwon ; Jae-Gwan Kim ; Sung-Kun Park ; In-Wook Cho ; Kyung-Dong Yoo ; Ji-Song Lim ; Da-Som Kim ; Woo Young Choi ; Gyu-Han Yoon
Author_Institution :
Syst. IC Div., SK hynix.Inc., Cheongju, South Korea
fYear :
2014
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, the program and erase characteristics of a two-transistor (2T) SONOS nonvolatile memory (NVM) cell have been described by using one-shot simulations and device simulations. In addition, a mismatched charge distribution between electrons and holes has been verified through measurements and device simulations. The program and erase (P/E) operations are performed through channel hot electron injection (CHEI) and band to band tunneling induced hot hole injection (BTBT-HHI), respectively. Because a complete erase operation can´t be achieved with longer control gate (CG) lengths, the optimized CG length is a key factor in the 2T SONOS device. The proposed cell uses the whole channel to achieve good reliability during the program and erase operations. Nevertheless, it is strongly suspected that excess electrons might gradually build up in the nitride layer toward the source junction because of spatial mismatches of the injected electrons and holes during P/E cycles. This phenomenon of electron build-up has been confirmed through both device simulations and real measurements of the gate length dependence of the program and erase speeds. As a result of gradual accumulation of electrons, the cell transconductance (Gm) continues to become reduced. The degraded Gm value is also observed to be noticeably improved after a process of bake retention.
Keywords :
circuit optimisation; flash memories; integrated circuit modelling; integrated circuit reliability; random-access storage; transistor circuits; BTBT-HHI; CHEI; NVM cell; P-E cycles; SONOS cell; SONOS device; SONOS nonvolatile memory cell; band to band tunneling induced hot hole injection; cell transconductance; channel hot electron injection; charge distribution; charge trap length dependence; control gate lengths; device simulations; erase characteristics; erase operation; nitride layer; one-shot simulations; optimized; source junction; transconductance characteristics; Electron traps; Junctions; Logic gates; Nonvolatile memory; Programming; SONOS devices; BTBT-HHI; CHEI; SONOS; embedded NVM; mismatch;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Non-Volatile Memory Technology Symposium (NVMTS), 2014 14th Annual
Print_ISBN :
978-1-4799-4203-9
Type :
conf
DOI :
10.1109/NVMTS.2014.7060859
Filename :
7060859
Link To Document :
بازگشت