DocumentCode :
3578062
Title :
A 12-b 100MS/s low-power successive approximation register ADC in 65nm COMS
Author :
Qing Wang ; Libing Zhou ; Zhou Peng ; Dongmei Li ; Zhihua Wang
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2014
Firstpage :
1
Lastpage :
2
Abstract :
This paper presents a 12 bit 100 MS/s relatively low-power successive approximation register (SAR) analog-to-digital converter (ADC). On the basis of typical structure of SAR ADC, some effective techniques such as high speed low noise dynamic comparator to reduce power dissipation, bootstrapped sampling-switch to suppress nonlinear distortion, novel push-pull buffer to enhance the conversion accuracy have been employed. Pre-simulation achieves 11.77 ENOB. Moreover, post-simulation result demonstrates that the proposed ADC achieves a peak SNDR of 67.41dB (ENOB=10.91 bit) at 100MS/s sampling rate and consumes 5.96mW. With the 65nm COMS process the ADC core occupies an active area of 0.36mm×0.25mm.
Keywords :
CMOS integrated circuits; analogue-digital conversion; bootstrap circuits; comparators (circuits); low-power electronics; analog-to-digital converter; bootstrapped sampling-switch; high speed low noise dynamic comparator; low-power successive approximation register ADC; nonlinear distortion; power 5.96 mW; power dissipation; push-pull buffer; size 65 nm; Accuracy; Approximation methods; CMOS integrated circuits; Capacitors; Clocks; Latches; Noise; CDAC; asynchronous circuits; buffer; comparator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2014 IEEE International Conference on
Type :
conf
DOI :
10.1109/EDSSC.2014.7061138
Filename :
7061138
Link To Document :
بازگشت