DocumentCode :
3578091
Title :
A 10Gb/s source-synchronous transmitter in 65nm CMOS technology
Author :
Linghan Wu ; Shuai Yuan ; Xuqiang Zheng ; Ziqiang Wang ; Chun Zhang ; Zhihua Wang
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2014
Firstpage :
1
Lastpage :
2
Abstract :
This paper describes the design of a source-synchronous transmitter in 65nm CMOS technology. The transmitter consists of five data lanes plus one forwarded clock lane. Every single lane works at 10Gb/s. The clock distribution path is carefully designed to ensure the synchronous of the divided clock in every data lane. And this design is power efficient by optimizing the structure of MUX. Furthermore, a 3 tap feed forward equalizer (FFE) is applied to the driver to compensate channel loss. The experiment result shows that, the output peak-to-peak jitter is 50ps when the transmitter delivers 10Gb/s PRBS7 data over a channel which has a loss of 12.3dB at 5GHz. The power consumption of this circuit is 6.1mW/Gbps for 1.2V supply and the chip area is 1.2mm2.
Keywords :
CMOS integrated circuits; clock distribution networks; multiplexing equipment; power consumption; transmitters; CMOS; MUX; bit rate 10 Gbit/s; clock distribution; clock lane; data lanes; feed forward equalizer; frequency 5 GHz; power consumption; size 65 nm; source-synchronous transmitter; time 50 ps; voltage 1.2 V; CMOS integrated circuits; CMOS technology; Clocks; Jitter; Multiplexing; Synchronization; Transmitters; FFE; MUX; clock distribution; transmitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2014 IEEE International Conference on
Type :
conf
DOI :
10.1109/EDSSC.2014.7061167
Filename :
7061167
Link To Document :
بازگشت