DocumentCode :
3578161
Title :
Impact of Underlap Channel and Body Thickness on the Performance of DG-MOSFET with Si3N4 spacer
Author :
Kale, Sumit ; Kondekar, P.N.
Author_Institution :
Electron. & Commun. Eng., PDPM Indian Inst. of Inf. Technol., Design & Manuf., Jabalpur, India
fYear :
2014
Firstpage :
1
Lastpage :
2
Abstract :
In this paper, we investigate the impact of underlap channel, affecting the performance of 20 nm channel length Schottky barrier (SB) double-gate metal-oxide-semiconductor field-effect-transistors (SB-DGMOSFETs) using 2D ATLAS TCAD simulation. For this purpose, we proposed an asymmetric underlap channel double gate (DG) SB-MOSFETs with Si3N4 spacer layer. Simulation of major device performance metrics such as on-state current (ION), off-state current (IOFF), subthreshold slope (SS), threshold voltage (Vth), and associated capacitance variation gate-to source capacitance (CGS), gate-to-drain capacitance (CGD) have been done for substrate thickness (TSi) ranging from 6nm to 10nm. It has been found that by employing underlap channel there is improvement in ION, reduction in IOFF & ambipolar leakage current. However, the reduction in ambipolar behavior is also observed, due to reduced effective gate voltage across the underlap channel length.
Keywords :
MOSFET; Schottky barriers; leakage currents; silicon compounds; technology CAD (electronics); 2D ATLAS TCAD simulation; SB-DGMOSFET; Schottky barrier double-gate MOSFET; Si3N4; ambipolar behavior reduction; ambipolar leakage current; body thickness; metal-oxide-semiconductor field-effect-transistors; size 20 nm; size 6 nm to 10 nm; spacer layer; underlap channel length; Capacitance; Logic gates; MOSFET; Performance evaluation; Schottky barriers; Substrates; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2014 IEEE International Conference on
Type :
conf
DOI :
10.1109/EDSSC.2014.7061237
Filename :
7061237
Link To Document :
بازگشت