Title :
Towards power efficient wireless NoC router for SOC
Author :
Ananth Kumar, T. ; Rajesh, R.S.
Author_Institution :
Dept. of Comput. Sci. & Eng., Manonmaniam Sundaranar Univ., Tirunelveli, India
Abstract :
With the Continuous advancement of technology, enormous amount of heterogeneous devices can be integrated on a single chip in an efficient manner. It implies the need of high performance routers to communicate between the devices. For achieving high speed communication, the interconnection between the multiple cores should be an efficient one. In this paper, we expose a new architecture for an efficient low power wireless network on chip router which can be integrated within the System on Chip. The Interconnect fabric router architecture is designed through VHDL and simulated using Xilinx.
Keywords :
hardware description languages; multiprocessing systems; network routing; network-on-chip; system-on-chip; SoC; VHDL; Xilinx; heterogeneous device; interconnect fabric router architecture; low power wireless network; network-on-chip router; power efficient wireless NoC router; system-on-chip; very high-scale description language; Network topology; Radio frequency; Receivers; Routing; System-on-chip; Topology; Wireless communication; Interconnect; MPSoc; NoC; Soc; WNoC; routers;
Conference_Titel :
Communication and Network Technologies (ICCNT), 2014 International Conference on
Print_ISBN :
978-1-4799-6265-5
DOI :
10.1109/CNT.2014.7062765