DocumentCode :
3579037
Title :
New power gated SRAM cell in 90nm CMOS technology with low leakage current and high data stability for sleep mode
Author :
Meena, Naresh ; Joshi, Amit M
Author_Institution :
Electronics & Communication Dept., Malaviya National Institute of Technology, Jaipur, India
fYear :
2014
Firstpage :
1
Lastpage :
5
Abstract :
Static Random Access Memory (SRAM) is the most popular circuit which is used in all processors and occupies the considerable area of the chip. The total power consumption of circuit is largely dependent on power dissipated by memory. There were several efforts for reduction in power consumption such as Power Gated SRAM circuits and increasing virtual ground voltage. The previous techniques were capable to have either high data stability or low leakage current. The paper presents an implementation of a New Power Gated technique which is used to have low leakage current for sleep mode. It also helps to enhance the Static Noise Margin (SNM). Data stability, leakage current, write margin and power consumption are calculated and compared among conventional 6T SRAM, Old Power Gated SRAM and New Power Gated SRAM circuits. All the results are implemented in 90nm CMOS technology using HSPICE tools.
Keywords :
Circuit stability; Leakage currents; Logic gates; Power demand; SRAM cells; Transistors; Data stability; Leakage current; Power gating; Power reduction; Static Noise Margin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Computing Research (ICCIC), 2014 IEEE International Conference on
Print_ISBN :
978-1-4799-3974-9
Type :
conf
DOI :
10.1109/ICCIC.2014.7238333
Filename :
7238333
Link To Document :
بازگشت