DocumentCode :
3580290
Title :
A 12-bit 400-MS/s SHA-less pipelined ADC
Author :
Hua Luo ; Nan Zhao ; Qi Wei ; Huazhong Yang
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
fYear :
2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents a 12-bit 400-MS/s pipelined analog-to-digital converter (ADC) without using a front-end sample-and-hold amplifier. A novel timing diagram is proposed to maximize available settling time of residue voltage and minimize distortion. We adopt time constant matching between the first sub-ADC and the multiplying digital-to-analog converter and dynamic comparators without a pre-amplifier to eliminate aperture error, and employ improved bootstrapped switches to guarantee high sampling accuracy. The prototype ADC is implemented in a 65nm CMOS technology. Simulation results show the proposed timing diagram improves SFDR by 11~17dB and SNDR by about 12dB in the entire Nyquist band. The prototype ADC achieves 83.22-dB SFDR, 71.21-dB SNDR and 11.54 ENOB for a 7.03-MHz 1-Vpp sinusoidal input signal. With a 191.01-MHz input, the SFDR and SNDR maintains above 70dB and 67dB respectively.
Keywords :
CMOS integrated circuits; analogue-digital conversion; bootstrap circuits; comparators (circuits); operational amplifiers; sample and hold circuits; CMOS technology; SHA-less pipelined ADC; analog-to-digital converter; bootstrapped switches; dynamic comparators; frequency 191.01 MHz; frequency 7.03 MHz; front-end sample-and-hold amplifier; multiplying digital-to-analog converter; residue voltage; size 65 nm; time constant matching; timing diagram; Accuracy; Apertures; Clocks; Decoding; Delays; Pipelines; ADC; SHA-less; operational amplifier; pipeline; timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Anti-counterfeiting, Security, and Identification (ASID), 2014 International Conference on
Print_ISBN :
978-1-4799-7117-6
Type :
conf
DOI :
10.1109/ICASID.2014.7064960
Filename :
7064960
Link To Document :
بازگشت