DocumentCode :
3583540
Title :
VHDL simulation acceleration using specialized functions
Author :
Ahn, Taekyoon ; Choi, Kiyoung
Author_Institution :
Sch. of Electr. Eng., Seoul Nat. Univ., South Korea
Volume :
3
fYear :
1997
Firstpage :
1684
Abstract :
We present a new approach to speeding up VHDL simulation. In this approach, the simulation code is generated with routines for unused VHDL features stripped off. The VHDL simulator optimized in this way runs faster when the design is described mostly with simple constructs and expressions. We prepare multiple functions for each task in the simulation process. Each function is pre-optimized for each possible case. When a design is compiled and the simulation code is generated, we select functions that best fit with the design. With this approach and with several other optimization techniques, we obtained about twofold speedup
Keywords :
circuit analysis computing; circuit optimisation; digital simulation; hardware description languages; logic CAD; VHDL simulation acceleration; logic CAD; multiple functions; optimization techniques; simulation code; specialized functions; Acceleration; Analytical models; Circuit simulation; Degradation; Design methodology; Design optimization; Discrete event simulation; Hardware design languages; Libraries;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
Type :
conf
DOI :
10.1109/ISCAS.1997.621458
Filename :
621458
Link To Document :
بازگشت