DocumentCode :
3585614
Title :
Hardware architecture of bi-cubic convolution interpolation for real-time image scaling
Author :
Mahale, Gopinath ; Mahale, Hamsika ; Parimi, Rajesh Babu ; Nandy, S.K. ; Bhattacharya, S.
fYear :
2014
Firstpage :
264
Lastpage :
267
Abstract :
This paper presents two hardware architectures of bi-cubic convolution interpolation termed Parallelized Row Column Interpolation Architecture (PRCIA) and Serialized Row Column Interpolation Architecture (SRCIA) for real-time image scaling. These architectures factor in the challenges of high computational complexity, redundant computations and repeated memory accesses, which were otherwise not explicitly addressed in existing architectures. Besides, the proposed architectures also employ parallel computations to improve the throughput for realtime applications. The proposed architectures have been emulated and tested on Virtex-6 FPGA. The emulated PRCIA and SRCIA are able to scale input grayscale images of dimensions up to 640 × 480 at 59 and 48 frames per second respectively with arbitrary scaling factors up to 4 in both dimensions.
Keywords :
convolution; field programmable gate arrays; image processing; interpolation; PRCIA; SRCIA; Virtex-6 FPGA; bicubic convolution interpolation; grayscale images; hardware architecture; parallel computations; parallelized row column interpolation architecture; real-time image scaling; serialized row column interpolation architecture; Buffer storage; Computer architecture; Field programmable gate arrays; Hardware; Interpolation; Random access memory; Real-time systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2014 International Conference on
Print_ISBN :
978-1-4799-6244-0
Type :
conf
DOI :
10.1109/FPT.2014.7082790
Filename :
7082790
Link To Document :
بازگشت