DocumentCode :
3585620
Title :
Reducing the overhead of dynamic partial reconfiguration for multi-mode circuits
Author :
Al Farisi, Brahim ; Heyse, Karel ; Stroobandt, Dirk
Author_Institution :
ELIS Dept., Ghent Univ., Ghent, Belgium
fYear :
2014
Firstpage :
282
Lastpage :
283
Abstract :
A multi-mode circuit implements the functionality of a limited number of circuits, called modes, of which at any given time only one needs to be realised. Using dynamic partial reconfiguration of an FPGA, all the modes can be implemented on the same reconfigurable region, requiring only an area that can contain the biggest mode. This can save considerable chip area. Conventional dynamic partial reconfiguration techniques generate a configuration for every mode separately. As a result, to switch between modes the complete reconfigurable region is rewritten, which often leads to long reconfiguration times. In this paper we give an overview of research we conducted to reduce this overhead of dynamic partial reconfiguration for multi-mode circuits. In this research we explored several joint optimization strategies at different stages of the tool flow.
Keywords :
circuit optimisation; field programmable gate arrays; FPGA; dynamic partial reconfiguration techniques; joint optimization strategy; multimode circuits; overhead reduction; Field programmable gate arrays; Joints; Optimization; Routing; Switches; Table lookup; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2014 International Conference on
Print_ISBN :
978-1-4799-6244-0
Type :
conf
DOI :
10.1109/FPT.2014.7082796
Filename :
7082796
Link To Document :
بازگشت