Title :
A low power high linearity phase interpolator design for high speed IO interfaces
Author :
Katare, Siddharth ; Iyer, Sitaraman V. ; Tong, Guluke ; Munagala, Lasya R. ; Nagarajan, Mahalingam ; Bangda, Yang
Author_Institution :
Intel Technol. India Pvt Ltd., India
Abstract :
In clock and data recovery system of high speed IO, the phase of the clock for data sampler needs fine resolution control so that the incoming data can be sampled at a time point with the best signal-to-noise ratio. A phase interpolator (PI) is normally used as a phase shifter (or phase rotator) to generate an output clock whose phase is precisely controlled. In this paper we present a novel control code generation algorithm which can improve the linearity of PI without increasing the complexity of analog circuit used in linearly coded PI.
Keywords :
analogue integrated circuits; clock and data recovery circuits; low-power electronics; phase shifters; analog circuit; clock and data recovery system; control code generation; data sampler; fine resolution control; high speed IO interfaces; low power high linearity phase interpolator; phase rotator; phase shifter; Clock data recovery; analog phase interpolator; digital encoding;
Conference_Titel :
SoC Design Conference (ISOCC), 2014 International
DOI :
10.1109/ISOCC.2014.7087577