Title :
Improving IEEE 1588v2 time synchronization performance with phase locked loop
Author :
Jahja, Rico Hartono ; Dahal, Saurav ; Hwang Suk-seung ; Kwon Goo-Rak ; Jae-Young Pyun ; Seokjoo Shin
Author_Institution :
Dept. of Comput. Eng., Chosun Univ., Gwangju, South Korea
Abstract :
IEEE 1588 is one of the packet-based clock synchronization protocols. This protocol claims to achieve sub-microsecond clock accuracy in the implementation. However there are several factors that causes the clock synchronization process not be performed accurately. Different clock quality in each device will cause inaccurate clock synchronization. In order to mitigate such kind of error, Phase Locked Loop (PLL) could be the solution of it. However, in some previous work, this method requires long time to achieve stable clock synchronization. In this paper, we propose a method that consists of combination of IEEE 1588 and PLL to mitigate both queuing delay variation from the network congestion as well as clock error because of the clock drift. OMNeT++ based simulation has been performed to verify our proposed method. The experiments show that our method achieved sub-microsecond clock accuracy in faster period than the existing method.
Keywords :
Long Term Evolution; phase locked loops; protocols; synchronisation; IEEE 1588v2 time synchronization performance; LTE network; OMNeT++ based simulation; PLL; clock drift; clock error; clock quality; clock synchronization process; clock synchronization stability; error mitigation; network congestion; packet-based clock synchronization protocols; phase locked loop; queuing delay variation mitigation; sub-microsecond clock accuracy; Accuracy; Clocks; Delays; Peer-to-peer computing; Phase locked loops; Protocols; Synchronization; IEEE 1588; PLL; clock synchronization;
Conference_Titel :
Signals, Systems and Computers, 2014 48th Asilomar Conference on
Print_ISBN :
978-1-4799-8295-0
DOI :
10.1109/ACSSC.2014.7094439