Title :
An FPGA cost estimation technique for design space exploration (DSE)
Author :
Ahmad, Ataulbasit H. S. ; Riazuddin, Arshad ; Khan, S.A.
Author_Institution :
Dept. of Electr. Eng. (CEME), Nat. Univ. of Sci. & Technol., Rawalpindi, Pakistan
Abstract :
Increasingly sophisticated algorithms are now being used in wireless communication systems to achieve higher data rates, improved spectrum utilization and lower power transmission. Owing to the ever increasing speed requirements, field programmable gate arrays (FPGAs) have become an attractive option for communication systems due to the flexibility and computational power they offer. In this paper we present a new technique to estimate FPGA implementation cost for a given algorithm at early stages of design space exploration (DSE). An analytical approach is devised that can be used for hardware cost estimation for other computationally intensive algorithms as well. The technique analyzes MATLAB source code, computes computational requirements and produces area and speed estimates based on user input and information from library of FPGA cores. The core library contains parameters, such as area, speed, latency, precision etc. of all the IP cores available to the developer. This technique effectively enables the designer to estimate the implementation cost at design stage.
Keywords :
MIMO communication; field programmable gate arrays; logic design; matrix inversion; FPGA cost estimation technique; MATLAB source code; core library; design space exploration; field programmable gate arrays; hardware cost estimation; power transmission; spectrum utilization; wireless communication systems; Algorithm design and analysis; Computer architecture; Estimation; Field programmable gate arrays; IP networks; Libraries; Matrix decomposition;
Conference_Titel :
Multi-Topic Conference (INMIC), 2014 IEEE 17th International
Print_ISBN :
978-1-4799-5754-5
DOI :
10.1109/INMIC.2014.7097369