DocumentCode :
3588548
Title :
FPGA based data read-out system of the Belle II pixel detector
Author :
Levit, Dmytro ; Konorov, Igor ; Paul, Stephan
Author_Institution :
Tech. Univ. Munchen, München, Germany
fYear :
2014
Firstpage :
1
Lastpage :
2
Abstract :
The upgrades of the Belle experiment and the KEKB accelerator aim to increase the data set of the experiment by the factor 50. This will be achieved by increasing the luminosity of the accelerator which requires a significant upgrade of the detector. A new pixel detector based on DEPFET technology will be installed to handle the increased reaction rate and provide better vertex resolution. One of the features of the DEPFET detector is a long integration time of 20 μs, which increases detector occupancy up to 3%. The detector will generate about 2 GB/s of data. An FPGA-based two-level read-out system, the Data Handling Hybrid, was developed for the Belle 2 pixel detector. The system consists of 40 read-out and 8 controller modules. All modules are built in μTCA form factor using Xilinx Virtex-6 FPGA and can utilize up to 4GB DDR3 RAM. The system was successfully tested in the beam test at DESY in January 2014. The functionality and the architecture of the Belle 2 Data Handling Hybrid system as well as the performance of the system during the beam test are presented in the paper.
Keywords :
field programmable gate arrays; readout electronics; silicon radiation detectors; Belle II pixel detector; Belle experiment; DEPFET technology; FPGA-based two-level read-out system; KEKB accelerator; controller modules; data handling hybrid; data read-out system; read-out modules; Buildings; Data handling; Detectors; Field programmable gate arrays; Switches; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real Time Conference (RT), 2014 19th IEEE-NPSS
Print_ISBN :
978-1-4799-3658-8
Type :
conf
DOI :
10.1109/RTC.2014.7097505
Filename :
7097505
Link To Document :
بازگشت