DocumentCode :
3589275
Title :
Memory system design and implementation for a multiprocessor
Author :
Wu, Dan ; Zou, Xuecheng ; Dai, Kui ; Deng, Chengnuo ; Lin, Shuangxi
Author_Institution :
Dept. of Electron. Sci. & Technol., Huazhong Univ. of Sci. & Technol., Wuhan, China
Volume :
6
fYear :
2010
Abstract :
In the era of multi-core processors, the challenge of designing a high efficient memory system is more severe than before. This paper focuses on the memory hierarchy design and implementation on a multiprocessor system. With the distributed shared memory (DSM) model, some techniques have been presented to improve the performance of traditional memory hierarchy and simplify the complexity of cache coherence logic. Moreover, the proposed memory system is in favor of power-saving by reducing the number of times to access the lower-level memory devices. The structure of the memory system has been implemented with a 0.18μm CMOS process and some experimental results are presented.
Keywords :
CMOS memory circuits; cache storage; distributed shared memory systems; microprocessor chips; multiprocessing systems; power aware computing; CMOS process; cache coherence logic; distributed shared memory; memory hierarchy; memory system design; multicore processor; multiprocessor system; power saving; Coherence; Delay; Energy consumption; Integrated circuit technology; Logic devices; Microprocessors; Multicore processing; Multiprocessing systems; Power system modeling; Wire; distributed shared memory (DSM) model; memory coherence; memory system; multi-core processor; power-saving;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Engineering and Technology (ICCET), 2010 2nd International Conference on
Print_ISBN :
978-1-4244-6347-3
Type :
conf
DOI :
10.1109/ICCET.2010.5486227
Filename :
5486227
Link To Document :
بازگشت