DocumentCode :
3590671
Title :
Low-cost guaranteed-throughput dual-ring communication infrastructure for heterogeneous MPSoCs
Author :
Dekens, Berend H. J. ; Wilmanns, Philip S. ; Smit, Gerard J. M. ; Bekooij, Marco J. G.
Author_Institution :
Dept. of EEMCS, Univ. of Twente, Enschede, Netherlands
fYear :
2014
Firstpage :
1
Lastpage :
8
Abstract :
Connection-oriented Guaranteed-Throughput (GT) mesh-based Networks on Chip (NoCs) have been proposed as a replacement for buses in real-time stream processing systems but are currently rarely used as hardware cost tends to be higher than conventional interconnects. Recently an interconnect with a ring topology was introduced as a low-cost alternative for use in medium scale homogeneous Multiple Processor System on Chip (MPSoC) designs. Cost-effective integration of stream processing accelerators would require an extension of this ring interconnect. We present a dual-ring communication infrastructure for heterogeneous MPSoC designs. Data and credits are transferred between tiles using their separate, oppositely directed, rings. The minimum throughput is determined by analysis of a Cyclo-Static Data Flow (CSDF) model for a system with communication between accelerators and processors. The performance benefits and costs are evaluated by integration of our dual ring and an accelerator in a 16 core MPSoC which is mapped on a Virtex6 FPGA. On this MPSoC a real-time PAL video decoder is executed. A performance gain of a factor 3.6 was obtained at an increase in hardware cost of only 8.5%.
Keywords :
field programmable gate arrays; multiprocessing systems; system-on-chip; CSDF model; GT mesh; Networks on Chip; NoCs; PAL video decoder; Virtex6 FPGA; cyclo static data flow; dual ring communication infrastructure; guaranteed throughput; heterogeneous MPSoC; multiple processor System on Chip; real-time stream processing systems; stream processing accelerators; Containers; Data models; Hardware; Nickel; Real-time systems; Software; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2014 Conference on
Type :
conf
DOI :
10.1109/DASIP.2014.7115628
Filename :
7115628
Link To Document :
بازگشت