Title :
Defect-oriented Verilog fault simulation of SoC macros using a stratified fault sampling technique
Author :
Santos, M.B. ; Gon?§alves, F.M. ; Teixeira, I.C. ; Teixeira, J.P.
Author_Institution :
INESC, Lisbon, Portugal
fDate :
6/21/1905 12:00:00 AM
Abstract :
The validation of high-quality tests requires defect-oriented (DO) fault simulation. The purpose of this paper is to propose a methodology for mixed-level DO Verilog fault simulation. A novel tool, veriDOF, is introduced. Structural zooming is performed only for the system module in which the faults are injected. Verilog models for bridging and line open defects are proposed for intra-gate and inter-gate faults, using a pre-computed test view of each library cell. A stratified fault sampling technique is used to boost the computational efficiency of the new tool. Results are presented for ISCAS benchmarks and a public domain processor, PIC
Keywords :
CMOS digital integrated circuits; VLSI; circuit simulation; fault simulation; logic testing; ISCAS benchmarks; SoC macros; bridging defects; computational efficiency; defect-oriented Verilog fault simulation; high-quality tests; inter-gate faults; intra-gate faults; library cell; line open defects; pre-computed test view; public domain processor; stratified fault sampling technique; structural zooming; veriDOF; Computational efficiency; Computational modeling; Electrical capacitance tomography; Energy consumption; Hardware design languages; Monitoring; Processor scheduling; Product safety; Sampling methods; Testing;
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Print_ISBN :
0-7695-0146-X
DOI :
10.1109/VTEST.1999.766683