Title :
A Bayesian model for system level reliability estimation
Author :
Vallero, A. ; Savino, A. ; Tselonis, S. ; Foutris, N. ; Kaliorakis, M. ; Politano, G. ; Gizopoulos, D. ; Di Carlo, S.
Author_Institution :
Control & Comput. Eng. Dept., Politec. di Torino, Turin, Italy
Abstract :
Nowadays, the scientific community is looking for ways to understand the effect of software execution on the reliability of a complex system when the hardware layer is unreliable. This paper proposes a statistical reliability analysis model able to estimate system reliability considering both the hardware and the software layer of a system. Bayesian Networks are employed to model hardware resources of the processor and instructions of program traces. They are exploited to investigate the probability of input errors to alter both the correct behavior and the output of the program. Experimental results show that Bayesian networks prove to be a promising model, allowing to get accurate and fast reliability estimations w.r.t. fault injection/simulation approaches.
Keywords :
belief networks; estimation theory; large-scale systems; microcomputers; probability; reliability; statistical analysis; Bayesian model; Bayesian networks; complex system; hardware layer; hardware resources; program traces; scientific community; software execution; software layer; statistical reliability analysis model; system level reliability estimation; w.r.t. fault injection-simulation; Bayes methods; Computational modeling; Computer network reliability; Estimation; Hardware; Reliability; Software;
Conference_Titel :
Test Symposium (ETS), 2015 20th IEEE European
DOI :
10.1109/ETS.2015.7138745