Title :
Drain current model for SOI TFET considering source and drain side tunneling
Author :
Pandey, Pratyush ; Vishnoi, Rajat ; Kumar, M. Jagadesh
Author_Institution :
Electr. Eng. Dept., Indian Inst. of Technol. Delhi, Delhi, India
Abstract :
In this paper, we have developed a 2-D model for the DC drain current of a tunneling field-effect transistor (TFET) considering the source and the drain depletion regions. Analytical expressions are derived for the surface potential, electric field and the band-to-band generation rate. The drain current is obtained by numerically integrating the generation rate across the entire device. The model is able to predict the ambipolar current as well as the effects of drain voltage in the saturation region. The model uses a semi-empirical approach to capture the transition between the linear and the saturation regions, which gives infinitely differentiable transfer characteristics. This model includes the effects of drain voltage, gate metal work function, oxide thickness, and silicon film thickness. The model is also shown to be scalable down to a channel length of 20 nm. The accuracy of the model is confirmed by a comparison with 2-D numerical simulations.
Keywords :
field effect transistors; semiconductor device models; silicon-on-insulator; tunnelling; SOI TFET; ambipolar current; band-to-band generation rate; differentiable transfer characteristics; drain current model; drain side tunneling; drain voltage; electric field; saturation region; source side tunneling; surface potential; tunneling field effect transistor; Electric fields; Electric potential; Logic gates; Mathematical model; Numerical models; Silicon; Tunneling; Analytical modeling; short channel devices; silicon on insulator (SOI); tunnel field effect transistor (TFET);
Conference_Titel :
Emerging Electronics (ICEE), 2014 IEEE 2nd International Conference on
Print_ISBN :
978-1-4673-6527-7
DOI :
10.1109/ICEmElec.2014.7151203