DocumentCode :
3596763
Title :
Simple and low cost technique for stacking known good dies to create compact 3D stacked parallel optics assemblies
Author :
Raz, O. ; Duan, P. ; Dorren, H.J.S.
Author_Institution :
COBRA Res. Inst., Eindhoven Univ. of Technol., Eindhoven, Netherlands
fYear :
2014
Firstpage :
1
Lastpage :
4
Abstract :
We demonstrate a method for stacking and connecting KGD on each other. The method requires no pre-processing of the ICs and die placement can be done using standard pick and place machines. This novel process allows creating >200um high lithographically defined interconnects and is a simple, scalable and low cost alternative to other techniques for interconnecting 3D stacked ICs.
Keywords :
CMOS integrated circuits; integrated circuit interconnections; integrated optoelectronics; optical interconnections; three-dimensional integrated circuits; 3D stacked IC interconnection; KGD connection; compact 3D stacked parallel optics assemblies; die placement; good dies stacking; Arrays; Assembly; Bonding; Stacking; Three-dimensional displays; Vertical cavity surface emitting lasers; Wires; 3D stacking; optical interconnects;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
3D Systems Integration Conference (3DIC), 2014 International
Type :
conf
DOI :
10.1109/3DIC.2014.7152155
Filename :
7152155
Link To Document :
بازگشت