Title :
A 160 mV, fully differential, robust schmitt trigger based sub-threshold SRAM
Author :
Kulkarni, Jaydeep P. ; Keejong Kim ; Roy, Kaushik
Author_Institution :
Sch. of ECE, Purdue Univ., West Lafayette, IN, USA
Abstract :
We propose a novel Schmitt Trigger (ST) based fully differential 10 transistor SRAM (Static Random Access Memory) bitcell suitable for sub-threshold operation. The proposed Schmitt trigger based bitcell achieves 1.56X higher read static noise margin (SNM) (VDD = 400mV) compared to the conventional 6T cell. The robust Schmitt trigger based memory cell exhibits built in process variation tolerance that gives tight SNM distribution across the process corners. It utilizes fully differential operation and hence does not require any architectural changes from the present 6T architecture. At iso-area and iso-read-failure probability the proposed memory bitcell operates at a lower (175mV) VDD with 18% reduction in leakage and 50% reduction in read/write power compared to the conventional 6T cell. Simulation results show that the proposed memory bitcell retains data at a supply voltage of 150mV. Functional SRAM with the proposed memory bitcell is demonstrated at 160mV in 0.13μm CMOS technology.
Keywords :
CMOS logic circuits; CMOS memory circuits; SRAM chips; logic design; transistor circuits; trigger circuits; SRAM; fully differential transistor; iso-area-failure probability; iso-read-failure probability; robust Schmitt trigger; size 0.13 mum; static random access memory; voltage 150 mV; voltage 160 mV; voltage 175 mV; voltage 400 mV; CMOS technology; Coupling circuits; Dynamic voltage scaling; Low voltage; Random access memory; Read-write memory; Robustness; SRAM chips; Threshold voltage; Trigger circuits; low power SRAM; low voltage SRAM; process variations; schmitt trigger; subthreshold SRAM;
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2007 ACM/IEEE International Symposium on
Electronic_ISBN :
978-1-59593-709-4
DOI :
10.1145/1283780.1283818