Title :
New CMOS logarithmic A/D converters employing pipeline and algorithmic architectures
Author :
Guilherme, Jorge ; Franca, Jos?© E.
Author_Institution :
IST Center for Microsystems, Inst. Superior Tecnico, Lisbon, Portugal
Abstract :
New techniques for realizing CMOS logarithmic analog-to-digital (A/D) converters employing pipeline and algorithmic architectures are described. This is achieved by replacing the operations of subtraction/addition and multiplications in their linear counterparts by simple scaling operations in the logarithmic domain. Logarithmic pipeline A/D converters are more appropriate for high-frequency applications whereas logarithmic algorithmic A/D converters are particularly suitable for compact, low-cost designs. Examples are given to illustrate the proposed techniques
Keywords :
CMOS integrated circuits; analogue-digital conversion; arithmetic; pipeline processing; A/D converters; CMOS logarithmic ADC; algorithmic architecture; analog-to-digital convertors; compact low-cost designs; high-frequency applications; pipeline architecture; scaling operations; Analog integrated circuits; CMOS analog integrated circuits; CMOS digital integrated circuits; CMOS integrated circuits; CMOS technology; Neodymium; Pipelines; Pulse width modulation converters; Signal resolution; Voltage;
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Print_ISBN :
0-7803-2570-2
DOI :
10.1109/ISCAS.1995.521567