Title :
Architectures and building blocks for CMOS VLSI analog `neural´ programmable optimizers
Author :
Dom?nguez-Castro, R. ; Rodriguez-V??zquez, A. ; Huertas, J.L. ; S??nchez-Sinencio, E.
Author_Institution :
Dept. of Design of Analog Circuits, Centro Nacional de Microelectron., Sevilla, Spain
Abstract :
A modular reconfigurable serial architecture is presented for the analog/digital implementation of constrained optimization algorithms with digital programmability of the problem weights. Area overhead due to programmability is reduced by using time multiplexing methodology. It allows all the weights of each multiple inputs processing unit to be digitally controlled by just using one weighted component array. The proposed architecture is very well suited for MOS VLSI realization using switched-capacitor (SC) techniques. SC schematics for the different building blocks are presented and demonstrated via empirical results
Keywords :
CMOS integrated circuits; VLSI; analogue processing circuits; neural chips; switched capacitor networks; CMOS VLSI; SC schematics; constrained optimization algorithms; digital programmability; modular reconfigurable serial architecture; multiple inputs processing unit; problem weights; time multiplexing; weighted component array; Analog circuits; Cost function; Lagrangian functions; Navigation; Neurofeedback; Robot programming; Satellites; Transconductance; Vehicles; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Print_ISBN :
0-7803-0593-0
DOI :
10.1109/ISCAS.1992.230209