Title :
Low Energy and Area Efficient Nonbinary Capacitor Array Based SAR ADC
Author :
Jagadish, D.N. ; Bhat, M.S.
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Surathkal, India
Abstract :
A low energy consumption and area efficient successive approximation register (SAR) analogue-to-digital converter (ADC) is presented. The proposed method achieves large savings in switching energy and reduction in total capacitance used in the capacitor array (CA) in comparison to other nonbinary capacitor array based SAR ADCs. The present technique employs two capacitor arrays that perform passive charge redistribution. The novel capacitor array architecture minimizes the parasitic influence on charge sharing process by balancing the parasitics at charge sharing nodes inside CA, and in combination with switching algorithm reduces energy consumption and area without greatly affecting the conversion time.
Keywords :
analogue-digital conversion; capacitors; energy consumption; flip-flops; SAR ADC; analogue-to-digital converter; area efficiency; charge sharing process; energy consumption; nonbinary capacitor array; parasitic influence; passive charge redistribution; successive approximation register; switching algorithm; switching energy; Approximation methods; Arrays; Capacitance; Capacitors; Clocks; Energy consumption; Switches; SAR ADC; dual capacitor array; low area; low energy; unit capacitor;
Conference_Titel :
Electronic System Design (ISED), 2014 Fifth International Symposium on
Print_ISBN :
978-1-4799-6964-7
DOI :
10.1109/ISED.2014.19