DocumentCode :
3599969
Title :
Integrated memory/logic architecture for image processing
Author :
Sodini, Charles G. ; Gealow, Jeffrey C. ; Talib, Zubair A. ; Masaki, Ichiro
Author_Institution :
MIT, USA
fYear :
1998
Firstpage :
304
Lastpage :
309
Abstract :
Typical low-level image processing tasks require thousands of operations per pixel for each input image. The structure of the tasks suggests employing an array of processing elements, one per pixel, sharing instructions issued by a single controller. To build pixel-parallel image processing hardware for microcomputer systems, large processing element arrays must be produced at low cost. Integrated circuit designers have had tremendous success creating dense and inexpensive semiconductor memories. They handcraft circuits to perform essential functions using very little silicon area, then replicate the circuits to form large memory arrays. This paper shows how the same technique may be applied to create a dense integrated processing element array
Keywords :
CMOS digital integrated circuits; cellular arrays; digital signal processing chips; image processing; image processing equipment; parallel architectures; DSP chip; dense integrated processing element array; image processing; integrated memory/logic architecture; large processing element arrays; low-level image processing tasks; pixel-parallel image processing hardware; Circuits; Costs; Hardware; Image processing; Logic; Memory architecture; Microcomputers; Pixel; Semiconductor memory; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
ISSN :
1063-9667
Print_ISBN :
0-8186-8224-8
Type :
conf
DOI :
10.1109/ICVD.1998.646623
Filename :
646623
Link To Document :
بازگشت