Title :
Microprocessor Aging Analysis and Reliability Modeling Due to Back-End Wearout Mechanisms
Author :
Chang-Chih Chen ; Milor, Linda
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
Back-end wearout mechanisms are major reliability concerns for modern microprocessors. In this paper, a framework that contains modules for back-end time-dependent dielectric breakdown, electromigration, and stress-induced voiding is proposed to analyze circuit layout geometries and interconnects to estimate state-of-the-art microprocessor lifetime due to each mechanism. Our methodology incorporates the detailed electrical stress temperature, linewidth, and cross-sectional areas of each interconnect/via within the microprocessor system. Different workloads are considered to evaluate aging effects in single-core microprocessors running applications with realistic use conditions.
Keywords :
electric breakdown; electromigration; integrated circuit interconnections; integrated circuit layout; microprocessor chips; back end wearout mechanisms; back-end time-dependent dielectric breakdown; circuit layout geometry; cross-sectional areas; electrical stress temperature; electromigration; interconnect-via; microprocessor aging analysis; microprocessor lifetime; reliability modeling; stress-induced voiding; Dielectrics; Geometry; Layout; Microprocessors; Reliability; Stress; Weibull distribution; Aging; electromigration (EM); microprocessor reliability; stress migration; stress-induced voiding (SIV); time-dependent back-end dielectric breakdown (BTDDB); wearout;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2357756