DocumentCode
3601068
Title
Coupling Mitigation in 3-D Multiple-Stacked Devices
Author
Yaghini, Pooria M. ; Eghbal, Ashkan ; Khayambashi, Misagh ; Bagherzadeh, Nader
Author_Institution
Dept. of Electr. Eng. & Comput. Sci., Univ. of California at Irvine, Irvine, CA, USA
Volume
23
Issue
12
fYear
2015
Firstpage
2931
Lastpage
2944
Abstract
A 3-D multiple-stacked IC has been proposed to support energy efficiency for data center operations as dynamic RAM (DRAM) scaling improves annually. 3-D multiple-stacked IC is a single package containing multiple dies, stacked together, using through-silicon via (TSV) technology. Despite the advantages of 3-D design, fault occurrence rate increases with feature-size reduction of logic devices, which gets worse for 3-D stacked designs. TSV coupling is one of the main reliability issues for 3-D multiple-stacked IC data TSVs. It has large disruptive effects on signal integrity and transmission delay. In this paper, we first characterize the inductance parasitics in contemporary TSVs, and then we analyze and present a classification for inductive coupling cases. Next, we devise a coding algorithm to mitigate the TSV-to-TSV inductive coupling. The coding method controls the current flow direction in TSVs by adjusting the data bit streams at run time to minimize the inductive coupling effects. After performing formal analyses on the efficiency scalability of devised algorithm, an enhanced approach supporting larger bus sizes is proposed. Our experimental results show that the proposed coding algorithm yields significant improvements, while its hardware-implemented encoder results in tangible latency, power consumption, and area.
Keywords
DRAM chips; encoding; flow control; integrated circuit design; integrated circuit reliability; logic design; low-power electronics; synchronisation; three-dimensional integrated circuits; 3D design; 3D multiple-stacked IC data TSV; 3D multiple-stacked devices; 3D stacked designs; DRAM scaling; TSV coupling; TSV technology; TSV-to-TSV inductive coupling; coding algorithm; coding method; coupling mitigation; current flow direction; data bit streams; data center operations; dynamic RAM; energy efficiency; fault occurrence rate; feature-size reduction; hardware-implemented encoder; inductive coupling cases; inductive coupling effects; logic devices; power consumption; signal integrity; through-silicon via; transmission delay; Capacitance; Couplings; Encoding; Inductance; Reliability; Through-silicon vias; 3-D; 3-D multiple-stacked IC; coupling; reliability; signal integrity (SI); through-silicon via (TSV); through-silicon via (TSV).;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2014.2379263
Filename
7001101
Link To Document