Title :
Synthesis for Width Minimization in the Single-Electron Transistor Array
Author :
Chian-Wei Liu ; Chang-En Chiang ; Ching-Yi Huang ; Yung-Chih Chen ; Chun-Yao Wang ; Datta, Suman ; Narayanan, Vijaykrishnan
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Power consumption has become one of the primary challenges to meetMoore´s law. For reducing power consumption, single-electron transistor (SET) at room temperature has been demonstrated as a promising device for extending Moore´s law due to its ultralow power consumption in operation. Previous works have proposed automated mapping approaches for SET arrays that focused on minimizing the number of hexagons in the SET arrays. However, the area of an SET array is the product of the bounded height and the bounded width, and the height usually equals the number of inputs in the Boolean function. Consequently, in this paper, we focus on the width minimization to reduce the overall area in the mapping of the SET arrays. Our approach consists of techniques of product term minimization, branch-then-share (BTS)-aware variable reordering, SET array architecture relaxation, and BTS-aware product term reordering. The experimental results on a set of MCNC and IWLS 2005 benchmarks show that the proposed approach saves 45% of width compared with the work by Chiang et al., which focused on hexagon count minimization, and also saves 13% of width compared with the work by Chen et al., which focused on width minimization.
Keywords :
Boolean functions; low-power electronics; minimisation; power consumption; single electron transistors; BTS-aware product term reordering; BTS-aware variable reordering; Boolean function; IWLS 2005 benchmarks; MCNC; Moore´s law; SET array architecture relaxation; automated mapping approaches; branch-then-share; hexagon count minimization; power consumption; single-electron transistor array; width minimization; Arrays; Boolean functions; Fabrics; Logic gates; Minimization; Vectors; Area minimization; mapping algorithm; single-electron transistor (SET); single-electron transistor (SET).;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2386331