DocumentCode :
3605505
Title :
Efficient Timing Mismatch Correction for Low-Cost Digital-Mixing Transmitter
Author :
Chunshu Li ; Min Li ; Verhelst, Marian ; Bourdoux, Andre ; Ingels, Mark ; Van der Perre, Liesbet ; Pollin, Sofie
Author_Institution :
IMEC, Leuven, Belgium
Volume :
63
Issue :
24
fYear :
2015
Firstpage :
6553
Lastpage :
6564
Abstract :
In this paper we present a novel digital predistortion method to eliminate the nonlinear timing mismatches, delay mismatch and duty cycle mismatch, in the in-phase and quadrature upconversion signals of a power-efficient digital transmitter architecture. This transmitter architecture has a separate digital-mixing stage before the digital-to-analog conversion, which halves the number of required current cells in the radio frequency digital-to-analog converter (RFDAC), but introduces a nonlinear performance impact of timing mismatches in the digital-mixing stage. This paper analyzes the inefficiency in deploying a classical look up table (LUT) predistortion scheme for this impairment. Then a much more effective predistortion scheme based on a run-time binary-tree descent searching scheme is proposed to tackle the problem. Simulation results show that, for both 64-QAM and 256-QAM modulation schemes, the error-vector-magnitude (EVM) can be improved from around -24 dB to less than -42 dB with a power-efficient implementation, which leaves substantial design margin for other nonidealities distorting the transmitted signal. The power consumption of the predistortion block, exploiting dynamic voltage scaling, is 5.52 mW when operating at a sampling rate of 600 Mega samples per second (MSPs) and scales to 3.25 and 1.48 mW when reducing the sample rate to 400 and 200 MSPs.
Keywords :
digital-analogue conversion; distortion; power consumption; quadrature amplitude modulation; radio transmitters; table lookup; telecommunication power management; 256-QAM modulation schemes; 64-QAM modulation schemes; EVM; LUT predistortion scheme; RFDAC; delay mismatch; digital predistortion; digital-to-analog conversion; duty cycle mismatch; dynamic voltage scaling; error vector magnitude; in-phase quadrature upconversion signals; look up table; low-cost digital-mixing transmitter; nonlinear timing mismatches; power 1.48 mW; power 3.25 mW; power 5.52 mW; power consumption; power-efficient digital transmitter; predistortion block; radiofrequency digital-to-analog converter; run-time binary-tree descent searching scheme; timing mismatch correction; Digital-analog conversion; Distortion; Dynamic voltage scaling; Predistortion; Radio transmitters; Software radio; Delay mismatch; RFDAC; digital mixing; duty-cycle mismatch; dynamic voltage scaling; predistortion;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/TSP.2015.2477045
Filename :
7244246
Link To Document :
بازگشت