Title :
A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment
Author :
Jung-Mao Lin ; Ching-Yuan Yang
Author_Institution :
Grad. Inst. of Electr. Eng., Nat. Chung Hsing Univ., Taichung, Taiwan
Abstract :
A fast-locking all-digital phase-locked loop (ADPLL) including a fast-locking unit, a multi-level bang-bang phase detector (ML-BBPD), a dynamic gain adjustment controller (DGAC), and a digitally controlled oscillator (DCO) is presented. The ML-BBPD provides multi-level outputs with different phase errors. According to the detection results of ML-BBPD, the DGAC can adjust the dynamic integral gain of digital loop filter to provide four different operation modes and keep the ADPLL always in stable operation for fast-locking procedure. The DCO with loading compensation circuit can decrease the difference of tuning range in 13 bands less than 25%. Implemented with a 0.18- μm CMOS technology, the area of the core circuit is 0.7735 mm2 and the total power consumption is 35 mW from a 1.8 V supply voltage at 1.25 GHz. The ADPLL can generate output frequencies from 253.9 MHz to 1.367 GHz with 12-phase output clocks. Experimental result shows that the locking time can be accomplished in 2.9184 μs, i.e., 57 cycles with a 19.53125 MHz reference clock. The phase noise is -108.77 dBc/Hz at 1 MHz frequency offset, and measured rms jitter and peak-to-peak jitter are 8.884 ps and 32.5 ps respectively.
Keywords :
CMOS analogue integrated circuits; compensation; digital control; digital filters; gain control; jitter; oscillators; phase detectors; phase locked loops; phase noise; power consumption; ADPLL; CMOS technology; DCO; DGAC; ML-BBPD; digital loop filter; digitally controlled oscillator; dynamic gain adjustment controller; dynamic integral gain; dynamic loop bandwidth adjustment; fast-locking all-digital phase-locked loop; fast-locking procedure; fast-locking unit; frequency 19.53125 MHz; frequency 253.9 MHz to 1.367 GHz; loading compensation circuit; multilevel bang-bang phase detector; peak-to-peak jitter; phase errors; phase noise; power 35 mW; power consumption; reference clock; rms jitter; size 0.18 mum; size 0.7735 mm; time 2.9184 mus; voltage 1.8 V; Bandwidth; Clocks; Delays; Jitter; Phase locked loops; Time-frequency analysis; Tuning; All digital; bang-bang phase detector (BBPD); digitally controlled oscillator (DCO); dynamic loop bandwidth; fast locking; phase-locked loop (PLL);
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2015.2477575