Title :
A 28 Gb/s Multistandard Serial Link Transceiver for Backplane Applications in 28 nm CMOS
Author :
Bo Zhang ; Khanoyan, Karapet ; Hatamkhani, Hamid ; Tong, Haitao ; Hu, Kangmin ; Fallahi, Siavash ; Abdul-Latif, Mohammed ; Vakilian, Kambiz ; Fujimori, Ichiro ; Brewster, Anthony
Author_Institution :
Broadcom Corp., Irvine, CA, USA
Abstract :
This paper presents a power- and area-efficient multistandard serial link transceiver designed for backplane application rates of up to 28 Gb/s, such as OIF CEI-25G, CEI-28G, and IEEE 802.3bj 100G-KR4. The receiver features a continuous-time linear equalizer, variable gain amplifier, and a 14-tap decision feedback equalizer, including eight floating taps. The transmitter has a 2:1 multiplexer with a duty cycle distortion corrected half-rate clock and a full-rate source-series terminated driver with a 5-tap feed-forward equalizer. The shared PLL employs a transformer-based LC-VCO that achieves a VCO tuning range of 20G to 29 GHz and 0.23 ps RMS jitter at 28.125 GHz. The transmitter output shows only 50 fs duty-cycle distortion. The transceiver can compensate a 40 dB insertion loss backplane channel (excluding package) at a data rate of 25.78 Gb/s with eight channels running simultaneously. It is fabricated in 28 nm standard CMOS and analog section consumes only 295 mW at 1 V supply with transmitter driver at 1.25 V. Such low power consumption and performance are achieved by combination of advanced 28 nm process, low power and performance driven receiver and transmitter topologies, widely adopted bandwidth extension techniques, built-in analog calibrations and one common PLL with a transformer based VCO for four transceivers.
Keywords :
CMOS integrated circuits; distortion; equalisers; multiplexing equipment; power consumption; radio transceivers; radio transmitters; voltage-controlled oscillators; 100G-KR4; 14-tap decision feedback equalizer; 5-tap feed-forward equalizer; CEI-28G; CMOS; IEEE 802.3bj; OIF CEI-25G; RMS jitter; VCO; VCO tuning; backplane applications; byte rate 28 GByte/s; continuous-time linear equalizer; duty cycle distortion; frequency 20 GHz to 29 GHz; multistandard serial link transceiver; power 295 mW; receiver topologies; size 28 nm; transformer-based LC-VCO; transmitter; transmitter topologies; variable gain amplifier; voltage 1 V; voltage 1.25 V; Backplanes; Clocks; Decision feedback equalizers; Delays; Receivers; Transceivers; 25G; 40 dB insertion loss; Backplane; continuous-time linear equalizer; decision feedback equalizer; duty-cycle distortion; feed-forward equalizer; quarter-rate topology; serial link transceiver; source-series terminated driver; tap timing;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2015.2475180