DocumentCode :
3609594
Title :
Reliability of Memories Built From Unreliable Components Under Data-Dependent Gate Failures
Author :
Brkic, Srdan ; Ivanis, Predrag ; Vasic, Bane
Author_Institution :
Sch. of Electr. Eng., Univ. of Belgrade, Belgrade, Serbia
Volume :
19
Issue :
12
fYear :
2015
Firstpage :
2098
Lastpage :
2101
Abstract :
In this letter, we investigate fault-tolerance of memories built from unreliable cells. In order to increase the memory reliability, information is encoded by a low-density parity-check (LDPC) code, and then stored. The memory content is updated periodically by the bit-flipping decoder, built also from unreliable logic gates, whose failures are transient and data-dependent. Based on the expander property of Tanner graph of LDPC codes, we prove that the proposed memory architecture can tolerate a fixed fraction of component failures and consequently preserve all the stored information, if code length tends to infinity.
Keywords :
decoding; fault tolerance; graph theory; logic gates; parity check codes; telecommunication network reliability; transient analysis; LDPC code; Tanner graph; bit-flipping decoder; code length; component failure; data-dependent gate failure; encoding; fault-tolerance; logic gate; low-density parity-check code; memory content; memory reliability; transient failure; unreliable component; Decoding; Graph theory; Logic gates; Manganese; Memory architecture; Parity check codes; Data-dependence; faulty bit-flipping decoding; low-density parity-check codes; reliable memory architecture;
fLanguage :
English
Journal_Title :
Communications Letters, IEEE
Publisher :
ieee
ISSN :
1089-7798
Type :
jour
DOI :
10.1109/LCOMM.2015.2496266
Filename :
7312924
Link To Document :
بازگشت