DocumentCode :
3611992
Title :
Memory State Transient Analysis (MSTA): A New Soft Error Rate Measurement Method for CMOS Memory Elements Based on Stochastic Analysis
Author :
Bota, Sebastia A. ; Torrens, Gabriel ; Verd, Jaume ; Merino, Josep L. ; Malagon-Perianez, Daniel ; Segura, Jaume
Author_Institution :
Electron. Syst. Group, Univ. of the Balearic Islands, Palma, Spain
Volume :
62
Issue :
6
fYear :
2015
Firstpage :
3353
Lastpage :
3361
Abstract :
We analyze the evolution of SRAM memory logic contents under irradiation by defining the memory state as the number of cells storing a given logic value (i.e. number of cells storing a logic-1). We find that the memory state evolution under irradiation follows an Ehrenfest urn model due to the constant effect of single event upsets, and that in large memories it can be associated to an Ornstein-Uhlenbeck process. Memory state transient analysis has been applied to determine the device Soft error rate for an SRAM fabricated in a 65 nm commercial CMOS process obtaining a very good correlation. Furthermore, our analysis shows that the technique is applicable to systems composed by various dissimilar memory components, providing-under certain circumstances-the specific Soft Error Rate of each component.
Keywords :
CMOS memory circuits; SRAM chips; radiation hardening (electronics); stochastic processes; CMOS memory elements; Ehrenfest urn model; Ornstein-Uhlenbeck process; SRAM memory logic contents; memories; memory state evolution; memory state transient analysis; single event upsets; size 65 nm; soft error rate measurement; stochastic analysis; CMOS process; Error analysis; Radiation effects; Random access memory; Single event upsets; Testing; Transient analysis; Accelerated testing; Ehrenfest model; Ornstein-Uhlenbeck process; SRAM; single event upset; soft error rate;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2015.2489861
Filename :
7348993
Link To Document :
بازگشت