DocumentCode :
3612609
Title :
Design of synchronous reference frame phase-locked loop with the presence of dc offsets in the input voltage
Author :
Kulkarni, Abhijit ; John, Vinod
Author_Institution :
Dept. of Electr. Eng., IISc Bangalore, Bengaluru, India
Volume :
8
Issue :
12
fYear :
2015
Firstpage :
2435
Lastpage :
2443
Abstract :
A novel small-signal state-space model is formulated for the commonly used synchronous reference frame phase-locked loop (SRF-PLL). Using this model, the effect of dc offsets as a function of SRF-PLL design parameters is quantified. It is shown that the unit vectors produced by the phase-locked loop (PLL) will have dc offsets when the input contains dc offsets. This can result in dc injection to the grid, which is highly undesirable. A systematic design method is proposed which ensures that dc injection to the grid is within the prescribed grid interconnection standards. In this design, SRF-PLL bandwidth is analytically computed for different levels of dc offsets in the input. The proposed design is compared with conventional pre-filter-based designs addressing the dc offset issue. The proposed design method results in the fastest transient response for given worst-case input dc offset without changing the PLL structure. Such a design for the SRF-PLL is computationally less intensive and is preferable when low-end digital controllers are used. The analytical results have been verified experimentally.
Keywords :
phase locked loops; reference circuits; state-space methods; synchronisation; transient response; DC injection; DC offset; SRF-PLL; grid interconnection standard; low-end digital controller; prefilter-based design; small-signal state-space model; synchronous reference frame phase locked loop; systematic design method; transient response;
fLanguage :
English
Journal_Title :
Power Electronics, IET
Publisher :
iet
ISSN :
1755-4535
Type :
jour
DOI :
10.1049/iet-pel.2014.0878
Filename :
7364340
Link To Document :
بازگشت