Title :
Timing simulation with VHDL simulators
Author :
D.M. Maksimovi;V.B. Litovski
Author_Institution :
Fac. of Electron. Eng., Nis Univ., Serbia
fDate :
6/24/1905 12:00:00 AM
Abstract :
We propose an original method for timing simulation within a VHDL logic simulator framework. This method enables standard VHDL simulator to evaluate the longest path delays to all the signals in the circuit with only one run of the logic simulator. Timing simulation is performed at simulation time t=0 at the cost of a negligible increase of CPU time needed for the simulation. Results of the timing simulation of the ISCAS´85 benchmark circuits with a VHDL simulator are presented that prove that the proposed method is extremely efficient and appropriate for interactive use in the early phases of the design process where timing analysis needs to be repeated as the circuit design is optimized or refined.
Keywords :
"Timing","Circuit simulation","Analytical models","Delay","Logic circuits","Costs","Central Processing Unit","Process design","Circuit synthesis","Design optimization"
Conference_Titel :
Microelectronics, 2002. MIEL 2002. 23rd International Conference on
Print_ISBN :
0-7803-7235-2
DOI :
10.1109/MIEL.2002.1003343