DocumentCode :
3613873
Title :
Reliability of copper dual damascene influenced by pre-clean
Author :
Zs. Tokei;F. Lanckmans;G. Van den bosch;M. Van Hove;K. Maex;H. Bender;S. Hens;J. Van Landuyt
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
118
Lastpage :
123
Abstract :
Copper damascene processing was introduced to reduce circuit speed limiting interconnect RC delays. To prevent copper diffusion into the neighboring dielectric, copper is encapsulated into metallic and dielectric barriers. On the dual damascene level, prior to copper metallization, a pre-clean is applied in order to clean via bottoms. This is necessary to improve yield and decrease via resistance. Conventional preclean employs directional Ar+ bombardment of the wafer surface. This leads to facetting of recess openings and copper sputtering from the underlying metal layer, which is then re-deposited onto recess bottoms. Although several papers detail the impact of pre-clean on via resistance none of them treats in detail the eventual issues related to copper re-deposition underneath the metallic barrier in direct contact with the dielectric. The present paper shows how conventional pre-clean can influence Cu+ drift rate due to copper re-deposition, plasma damage and via resistance.
Keywords :
"Copper","Dielectrics","Integrated circuit interconnections","Delay","Metallization","Surface cleaning","Surface resistance","Surface treatment","Sputtering","Contact resistance"
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2002. IPFA 2002. Proceedings of the 9th International Symposium on the
Print_ISBN :
0-7803-7416-9
Type :
conf
DOI :
10.1109/IPFA.2002.1025629
Filename :
1025629
Link To Document :
بازگشت