Title :
Integrated timing-driven approach to the FPGA layout
Author :
M. Danek;Z. Muzikar
Author_Institution :
Dept. of Comput. Sci. & Eng., Czech Tech. Univ., Praha, Czech Republic
fDate :
6/24/1905 12:00:00 AM
Abstract :
This paper describes a new timing-driven approach to the FPGA layout synthesis. The approach uses a global routing to assess the quality of a (partial) placement. The placement and routing algorithms use a unified nonlinear cost function that eliminates the effects of different signal net routing orders while taking into account both area and delay constraints imposed by a design.
Keywords :
"Field programmable gate arrays","Prognostics and health management","Algorithm design and analysis","Delay","Tin","Computer science","Application specific integrated circuits","Content addressable storage","Logic circuits","Instruction sets"
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
DOI :
10.1109/ICECS.2002.1046263