DocumentCode :
3614541
Title :
Rapid prototyping for an optimized MPEG4 decoder implementation over a parallel heterogeneous architecture
Author :
N. Ventroux;J.F. Nezan;M. Raulet;O. Deforges
Author_Institution :
INSA, CNRS, Rennes, France
Volume :
3
fYear :
2003
fDate :
6/25/1905 12:00:00 AM
Lastpage :
417
Abstract :
Sequential Mpeg-4 solutions actually developed for single processors try to integrate the most functionalities as possible in an unique software, and are generally oversized compared with the actual service requirement. Moreover, they can hardly be projected onto multiprocessors targets, leading to an extra load of source code and calculations, but also to a sub-optimal use of the architecture parallelism. This paper introduces a distributed Mpeg-4 application, where the system part is hosted by a standard PC, and the video decoder is supported by a multi-DSPs board. In particular, we present our AVSynDEx methodology allowing both an incremental building, an easy update on the video decoder description, and a quasi-automatic implementation onto a multi-C6x platform. We also define a global scheduler managing the parallel execution of the video and system applications.
Keywords :
"Prototypes","MPEG 4 Standard","Decoding","Processor scheduling","Laboratories","Computer architecture","Parallel processing","Application software","Buildings","MPEG standards"
Publisher :
ieee
Conference_Titel :
Multimedia and Expo, 2003. ICME ´03. Proceedings. 2003 International Conference on
Print_ISBN :
0-7803-7965-9
Type :
conf
DOI :
10.1109/ICME.2003.1221337
Filename :
1221337
Link To Document :
بازگشت