Title :
An application of functional decomposition in ROM-based FSM implementation in FPGA devices
Author :
M. Rawski;H. Selvaraj;T. Luba
Author_Institution :
Inst. of Telecommun., Warsaw Univ. of Technol., Poland
fDate :
6/25/1905 12:00:00 AM
Abstract :
Modern FPLD devices have very complex structure. They combine PLA like structures as well as FPGA and even memory-based structures. However lack of appropriate synthesis methods do not allow fully exploiting the possibilities the modern FPLDs offer. The paper presents a general method for the synthesis targeted to implementation of sequential circuits using embedded memory blocks. The method is based on the serial decomposition concept and relies on decomposing the memory block into two blocks: a combinational address modifier and a smaller memory block. An appropriately chosen decomposition strategy may allow reducing the required memory size at the cost of additional logic cells for address modifier implementation. This makes possible implementation of FSMs that exceed available memory by using embedded memory blocks and additional programmable logic.
Keywords :
"Field programmable gate arrays","Programmable logic arrays","CMOS logic circuits","Circuit synthesis","Logic design","Logic devices","Random access memory","Costs","Programmable logic devices","Digital systems"
Conference_Titel :
Digital System Design, 2003. Proceedings. Euromicro Symposium on
Print_ISBN :
0-7695-2003-0
DOI :
10.1109/DSD.2003.1231907