DocumentCode :
3614995
Title :
On maximum current estimation in CMOS digital circuits
Author :
D. Ciuplys;P. Larsson-Edefors
Author_Institution :
Dept. of Comput. Eng., Chalmers Univ. of Technol., Goteborg, Sweden
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
658
Lastpage :
661
Abstract :
We show the importance of accounting for supply currents on the quiet power terminal when analyzing impact of peak currents on power distribution network. The quiet power terminal is defined for any signal transition in the CMOS inverter as the contact point opposite to the (dis)charging terminal. We investigate the current dynamics on these supposedly quiet contact points, and describe their dependencies on output load and input transition times. We furthermore propose triangular model representations for the quiet terminal current and its slope; the latter necessary to enable L/spl middot/dI/dt prediction.
Keywords :
"CMOS digital integrated circuits","Digital circuits","Inverters","Very large scale integration","Voltage","Computer networks","Distributed computing","Power engineering computing","Power engineering and energy","CMOS technology"
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1260997
Filename :
1260997
Link To Document :
بازگشت