DocumentCode :
3615107
Title :
Cost-performance trade-offs in networks on chip: a simulation-based approach
Author :
S.G. Pestana;E. Rijpkema;A. Radulescu;K. Goossens;O.P. Gangwal
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
Volume :
2
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
764
Abstract :
A challenge facing designers of systems on chip (SoC) containing networks on chip (NoC) is to find NoC instances that balance the cost (e.g. area) and performance (e.g. latency and throughput). In this paper we present a simulation-based approach to address this problem. We use XML to instantiate network components (routers, network interfaces) and their composition. NoCs are evaluated in terms of cost and performance by sweeping over different parameters (e.g. network topology, network interface queue depth). We then show, how we can obtain trade-off plots by using the results obtained with our simulation environment. Finally, by means of two examples we illustrate how trade-off plots can help the NoC designers in selecting the right network based on a set of different constraints.
Keywords :
"Intelligent networks","Network-on-a-chip","Network interfaces","Network topology","XML","Cost function","Very large scale integration","Laboratories","Electronic mail","System-on-a-chip"
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268972
Filename :
1268972
Link To Document :
بازگشت